描述
OMAP3503高性能,应用处理器是基于增强型OMAP ?? 3架构。
OMAP? 3架构旨在提供足以支持以下内容的一流视频,图像和图形处理:
-
流媒体视频
-
3D移动游戏
-
视频会议
-
高分辨率静止图像
设备支持高级操作系统(OS),例如:
此OMAP设备包含高性能移动产品所需的最先进的电源管理技术。
以下子系统是设备的一部分:
-
基于ARM Cortex ?? - A8微处理器的微处理器单元(MPU)子系统
-
摄像机图像信号处理器支持多种格式和连接到各种图像传感器的接口选项的(ISP)
-
具有多种并发图像处理功能的显示子系统,以及支持各种显示器的可编程接口。显示子系统还支持NTSC /PAL视频输出。
-
3级(L3)和4级(L4)互连,为多个启动器提供高带宽数据传输到内部和外部存储器控制器以及打开芯片外设
该器件还提供:
-
全面的电源和时钟管理方案,可实现高性能,低功耗运行和超低功耗功率待机功能。该设备还支持SmartReflex ??自适应电压控制。这种用于自动控制模块工作电压的电源管理技术可降低有功功耗。
-
使用封装上封装(POP)实现的存储器堆叠功能(仅限CBB和CBC封装)
OMAP3503采用515引脚s-PBGA封装(CBB后缀),515引脚s-PBGA封装(CBC后缀)和423引脚s-PBGA封装(CUS后缀) )。 CUS包中没有CBB和CBC软件包的一些功能。
表1-1列出了CBB,CBC和CUS软件包之间的差异。
此OMAP3503应用程序处理器数据手册介绍了OMAP3503应用处理器的电气和机械规格。除非另有说明,否则本数据手册中包含的信息适用于OMAP3503应用处理器的商用和扩展温度版本。它由以下部分组成:
-
OMAP3503终端的描述:分配,电气特性,多路复用和功能描述(第2节)
-
电气介绍特性要求:电源域,工作条件,功耗和直流特性(第3节)
-
时钟规范:输入和输出时钟,DPLL和DLL(第4节)
-
视频DAC规范(第5节)
-
接口的时序要求和开关特性(交流时序)(第6节)
-
热特性,器件命名和机械数据的描述关于可用的包装(第7节)
特性
-
OMAP3503 Applications Processor:
-
OMAP 3 Architecture
-
MPU Subsystem
-
Up to 720-MHz ARM Cortex™-A8 Core
-
NEON™ SIMD Coprocessor
-
Fully Software-Compatible With ARM9™
-
Commercial and Extended Temperature Grades
-
ARM Cortex™-A8 Core
-
ARMv7 Architecture
-
Trust Zone®
-
Thumb®-2
-
MMU Enhancements
-
In-Order, Dual-Issue, Superscalar Microprocessor Core
-
NEON™ Multimedia Architecture
-
Over 2x Performance of ARMv6 SIMD
-
Supports Both Integer and Floating Point SIMD
-
Jazelle® RCT Execution Environment Architecture
-
Dynamic Branch Prediction with Branch Target Address
Cache, Global History Buffer, and 8-Entry Return Stack
-
Embedded Trace Macrocell (ETM) Support for Non-Invasive Debug
-
ARM Cortex™-A8 Memory Architecture:
-
K-Byte Instruction Cache (4-Way Set-Associative)
-
K-Byte Data Cache (4-Way Set-Associative)
-
K-Byte L2 Cache
-
112K-Byte ROM
-
64K-Byte Shared SRAM
-
Endianess:
-
ARM Instructions - Little Endian
-
ARM Data – Configurable
-
External Memory Interfaces:
-
SDRAM Controller (SDRC)
-
16, 32-bit Memory Controller With 1G-Byte Total Address Space
-
Interfaces to Low-Power Double Data Rate (LPDDR) SDRAM
-
SDRAM Memory Scheduler (SMS) and Rotation Engine
-
SDRAM Controller (SDRC)
-
16, 32-bit Memory Controller With 1G-Byte Total Address Space
-
Interfaces to Low-Power Double Data Rate (LPDDR) SDRAM
-
SDRAM Memory Scheduler (SMS) and Rotation Engine
-
General Purpose Memory Controller (GPMC)
-
16-bit Wide Multiplexed Address/Data Bus
-
Up to 8 Chip Select Pins With 128M-Byte Address Space per Chip Select Pin
-
Glueless Interface to NOR Flash, NAND Flash (With ECC Hamming Code
Calculation), SRAM and Pseudo-SRAM
-
Flexible Asynchronous Protocol Control for Interface to Custom Logic
(FPGA, CPLD, ASICs, etc.)
-
Nonmultiplexed Address/Data Mode (Limited 2K-Byte Address Space)
-
System Direct Memory Access (sDMA) Controller (32 Logical
Channels With Configurable Priority)
-
Camera Image Signal Processing (ISP)
-
CCD and CMOS Imager Interface
-
Memory Data Input
-
RAW Data Interface
-
BT.601/BT.656 Digital YCbCr 4:2:2 (8-/10-Bit) Interface
-
A-Law Compression and Decompression
-
Preview Engine for Real-Time Image Processing
-
Glueless Interface to Common Video Decoders
-
Histogram Module/Auto-Exposure, Auto-White Balance, and
Auto-Focus Engine
-
Resize Engine
-
Resize Images From 1/4x to 4x
-
Separate Horizontal/Vertical Control
-
Display Subsystem
-
Parallel Digital Output
-
Up to 24-Bit RGB
-
HD Maximum Resolution
-
Supports Up to 2 LCD Panels
-
Support for Remote Frame Buffer Interface (RFBI) LCD Panels
-
2 10-Bit Digital-to-Analog Converters (DACs) Supporting:
-
Composite NTSC/PAL Video
-
Luma/Chroma Separate Video (S-Video)
-
Rotation 90-, 180-, and 270-degrees
-
Resize Images From 1/4x to 8x
-
Color Space Converter
-
8-bit Alpha Blending
-
Serial Communication
-
5 Multichannel Buffered Serial Ports (McBSPs)
-
512 Byte Transmit/Receive Buffer (McBSP1/3/4/5)
-
5K-Byte Transmit/Receive Buffer (McBSP2)
-
SIDETONE Core Support (McBSP2 and 3 Only) For Filter, Gain,
and Mix Operations
-
Direct Interface to I2S and PCM Device and TDM Buses
-
128 Channel Transmit/Receive Mode
-
Four Master/Slave Multichannel Serial Port Interface (McSPI) Ports
-
High-Speed/Full-Speed/Low-Speed USB OTG Subsystem (12-/8-Pin ULPI Interface)
-
High-Speed/Full-Speed/Low-Speed Multiport USB Host Subsystem
-
12-/8-Pin ULPI Interface or 6-/4-/3-Pin Serial Interface
-
Supports Transceiverless Link Logic (TLL)
-
One HDQ/1-Wire Interface
-
Three UARTs (One with Infrared Data Association [IrDA] and
Consumer Infrared [CIR] Modes)
-
Three Master/Slave High-Speed Inter-Integrated Circuit (I2C) Controllers
-
Removable Media Interfaces:
-
Three Multimedia Card (MMC)/ Secure Digital (SD) With Secure
Data I/O (SDIO)
-
Comprehensive Power, Reset, and Clock Management
-
SmartReflex™ Technology
-
Dynamic Voltage and Frequency Scaling (DVFS)
-
Test Interfaces
-
IEEE-1149.1 (JTAG) Boundary-Scan Compatible
-
Embedded Trace Macro Interface (ETM)
-
Serial Data Transport Interface (SDTI)
-
12 32-bit General Purpose Timers
-
2 32-bit Watchdog Timers
-
1 32-bit 32-kHz Sync Timer
-
Up to 188 General-Purpose I/O (GPIO) Pins (Multiplexed With
Other Device Functions)
-
65-nm CMOS Technology
-
Package-On-Package (POP) Implementation for Memory Stacking
(Not Available in CUS Package)
-
Discrete Memory Interface (Not Available in CBC Package)
-
Packages:(1)
-
515-pin s-PBGA package (CBB Suffix), .5mm Ball Pitch (Top),
.4mm Ball Pitch (Bottom)
-
515-pin s-PBGA package (CBC Suffix), .65mm Ball Pitch (Top),
.5mm Ball Pitch (Bottom)
-
423-pin s-PBGA package (CUS Suffix), .65mm Ball Pitch
-
1.8-V I/O and 3.0-V (MMC1 only),
0.985-V to 1.35-V Adaptive Processor Core Voltage
0.985-V to 1.35-V Adaptive Core Logic Voltage
Note: These are default Operating
Performance Point (OPP) voltages and could be
optimized to lower values using SmartReflex™ AVS.
-
Applications:
-
Portable Navigation Devices
-
Portable Media Player
-
Advanced Portable Consumer Electronics
-
Digital TV
-
Digital Video Camera
-
Portable Data Collection
-
Point-of-Sale Devices
-
Gaming
-
Web Tablet
-
Smart White Goods
-
Smart Home Controllers
-
Ultra Mobile Devices
(1) HiRel currently offers only CBC package. For CBB and CUS packages please contact TI sales.
OMAP is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
参数 与其它产品相比 Sitara 处理器
|
Applications |
Operating Systems |
Arm CPU |
Arm MHz (Max.) |
DRAM |
Display Options |
Serial I/O |
Rating |
USB |
SPI |
I2C |
Video Port (Configurable) |
CAN (#) |
UART (SCI) |
On-Chip L2 Cache/RAM |
Other On-Chip Memory |
Operating Temperature Range (C) |
|
OMAP3503-HIREL |
OMAP3525-HIREL |
OMAP3530-HIREL |
Automotive
Communications Equipment
Enterprise Systems
Industrial
Personal Electronics |
Audio
Communications and Telecom
Consumer Electronics
Energy
Industrial
Medical
Security
Space
Avionics and Defense
Video and Imaging |
Audio
Communications and Telecom
Consumer Electronics
Energy
Industrial
Medical
Security
Space
Avionics and Defense
Video and Imaging |
Neutrino
Integrity
Tornado
Windows Embedded CE
Linux
VxWorks |
Linux
Windows Embedded CE |
Linux
Windows Embedded CE |
1 ARM Cortex-A8 |
1 ARM Cortex-A8 |
1 ARM Cortex-A8 |
720 |
600 |
600 |
LPDDR |
LPDDR |
LPDDR |
DSS |
|
|
I2C
McBSP
McSPI
UART |
I2C
McBSP
McSPI
UART |
I2C
McBSP
McSPI
UART |
Catalog |
Catalog |
Catalog |
2 |
2 |
2 |
4 |
4 |
4 |
3 |
3 |
3 |
1 Input
1 Output
1 Dedicated Input |
1 Dedicated Output
1 Dedicated Input |
1 Dedicated Output
1 Dedicated Input |
0 |
|
|
3 |
3 |
3 |
256 KB (ARM Cortex-A8) |
256 KB (ARM Cortex-A8)
96 KB (DSP) |
256 KB (ARM Cortex-A8)
96 KB (DSP) |
64 KB |
|
|
0 to 90 |
-40 to 105
-40 to 90 |
-40 to 105
0 to 90 |
无样片 |
无样片 |
无样片 |
技术文档
数据手册(1)
元器件购买
OMAP3503-HIREL 相关库存