--- 产品详情 ---
Resolution (Bits) | 12 |
Number of input channels | 1 |
Sample rate (Max) (kSPS) | 200 |
Interface type | SPI |
Architecture | SAR |
Input type | Single-Ended |
Rating | Catalog |
Reference mode | Supply |
Input range (Max) (V) | 3.6 |
Input range (Min) (V) | 0 |
Features | Small Size |
Operating temperature range (C) | -40 to 85 |
Power consumption (Typ) (mW) | 0.22 |
Analog voltage AVDD (Min) (V) | 1.2 |
SNR (dB) | 71 |
Analog voltage AVDD (Max) (V) | 3.6 |
INL (Max) (+/-LSB) | 1.5 |
Digital supply (Min) (V) | 1.2 |
Digital supply (Max) (V) | 3.6 |
- Single 1.2-V to 3.6-V Supply Operation
- High Throughput
- 200/240/280KSPS for 12/10/8-Bit VDD 1.6 V
- 100/120/140KSPS for 12/10/8-Bit VDD 1.2 V
- ±1.5LSB INL, 12-Bit NMC (ADS7866)
- 71 dB SNR, –83 dB THD at fIN = 30 kHz (ADS7866)
- Synchronized Conversion with SCLK
- SPI Compatible Serial Interface
- No Pipeline Delays
- Low Power
- 1.39 mW Typ at 200 KSPS, VDD = 3.6 V
- 0.39 mW Typ at 200 KSPS, VDD = 1.6 V
- 0.22 mW Typ at 100 KSPS, VDD = 1.2 V
- Auto Power-Down: 8 nA Typ, 300 nA Max
- 0 V to VDD Unipolar Input Range
- 6-Pin SOT-23 Package
- APPLICATIONS
- Battery Powered Systems
- Isolated Data Acquisition
- Medical Instruments
- Portable Communication
- Portable Data Acquisition Systems
- Automatic Test Equipment
The ADS7866/67/68 are low power, miniature, 12/10/8-bit A/D converters each with a unipolar, single-ended input. These devices can operate from a single 1.6 V to 3.6 V supply with a 200-KSPS throughput for ADS7866. In addition, these devices can maintain at least a 100-KSPS throughput with a supply as low as 1.2 V.
The sampling, conversion, and activation of digital output SDO are initiated on the falling edge of CS\. The serial clock SCLK is used for controlling the conversion rate and shifting data out of the converter. Furthermore, SCLK provides a mechanism to allow digital host processors to synchronize with the con- verter. These converters interface with micro-processors or DSPs through a high-speed SPI compatible serial interface. There are no pipeline delays associated with the device.
The minimum conversion time is determined by the frequency of the serial clock input, SCLK, while the maximum frequency of SCLK is determined by the minimum sampling time required to charge the input capacitance to 12/10/8-bit accuracy for the ADS7866/67/68, respectively. The maximum throughput is determined by how often a conversion is initiated when the minimum sampling time is met and the maximum SCLK frequency is used. Each device automatically powers down after each conversion, which allows each device to save power when the throughput is reduced while using the maximum SCLK frequency.
The converter reference is taken internally from the supply. Hence, the analog input range for these devices is 0 V to VDD.
These devices are available in a 6-pin SOT-23 package and are characterized over the industrial ?40°C to 85°C temperature range.
为你推荐
-
TI数字多路复用器和编码器SN54HC1512022-12-23 15:12
-
TI数字多路复用器和编码器SN54LS1532022-12-23 15:12
-
TI数字多路复用器和编码器CD54HC1472022-12-23 15:12
-
TI数字多路复用器和编码器CY74FCT2257T2022-12-23 15:12
-
TI数字多路复用器和编码器SN74LVC257A2022-12-23 15:12
-
TI数字多路复用器和编码器SN74LVC157A2022-12-23 15:12
-
TI数字多路复用器和编码器SN74ALS258A2022-12-23 15:12
-
TI数字多路复用器和编码器SN74ALS257A2022-12-23 15:12
-
TI数字多路复用器和编码器SN74ALS157A2022-12-23 15:12
-
TI数字多路复用器和编码器SN74AHCT1582022-12-23 15:12
-
如何利用运算放大器设计振荡电路?2023-08-09 08:08
-
【PCB设计必备】31条布线技巧2023-08-03 08:09
-
电动汽车直流快充方案设计【含参考设计】2023-08-03 08:08
-
Buck电路的原理及器件选型指南2023-07-31 22:28
-
100W USB PD 3.0电源2023-07-31 22:27
-
千万不要忽略PCB设计中线宽线距的重要性2023-07-31 22:27
-
基于STM32的300W无刷直流电机驱动方案2023-07-06 10:02
-
上新啦!开发板仅需9.9元!2023-06-21 17:43
-
参考设计 | 2KW AC/DC数字电源方案2023-06-21 17:43
-
千万不能小瞧的PCB半孔板2023-06-21 17:34