企业号介绍

全部
  • 全部
  • 产品
  • 方案
  • 文章
  • 资料
  • 企业

华秋商城

元器件现货采购/代购/选型一站式BOM配单

1.8w 内容数 99w+ 浏览量 182 粉丝

TICD4059A-MIL触发器、锁存器和寄存器

--- 产品详情 ---

CMOS 可编程 N 分频计数器
Function Counter
Bits (#) 14
Technology Family CD4000
Supply voltage (Min) (V) 3
Supply voltage (Max) (V) 18
Input type Standard CMOS
Output type Push-Pull
Features Balanced outputs, Standard speed (tpd > 50ns), Positive input clamp diode, Presettable
  • Synchronous Programmable N Counter:
    N = 3 to 9999 or 15,999
  • Presettable down-counter
  • Fully static operation
  • Mode-select control of initial decade counting function ( 10,8,5,4,2)
  • T2L drive capability
  • Master preset initialization
  • Latchable N output
  • Quiescent current specified to 15 volts
  • Max. input leakage current of 1 μA at 15 volts, full package-temperature range
  • 1 volt noise margin, full package-temperature range
  • 5-V and 10-V parametric ratings
  • Applications
    • Communications digital frequency synthesizers: VHF, UHF, FM, AM, etc.
    • Fixed or programmable frequency division
    • "Time out" timer for consumer-application industrial controls
    • Companion Application Note, ICAN-6374, "Application of the CMOS CD4059A Programmable Divide-by-N Counter in FM and Citizens Band Transceiver Digital Tuners"

Data sheet acquired from Harris Semiconductor.

CD4059 standard "A" Series types are divide-by-N down-counters that can be programmed to divide an input frequency by any number "N" from 3 to 15,999. The output signal is a pulse one clock-cycle wide occurring at a rate equal to the input frequency divided by N. This single output has TTL drive capability. The down-counter is preset by means of 16 jam inputs.

The three Mode-Select Inputs Ka, Kb, and Kc determine the modulus ("divide-by" number) of the first and last counting sections in accordance with the truth table shown in Table 1. Every time the first (fastest) counting section goes through one cycle, it reduces by 1 the number that has been preset (jammed) into the three decades of the intermediate counting section and into the last counting section, which consists of flip-flops that are not needed for operating the first counting section. For example, in the 2 mode, only one flip-flop is needed in the first counting section. Therefore the last counting section has three flip-flops that can be preset to a maximum count of seven with a place value of thousands. If 10 is desired for the first section, Ka is set 1, Kb to 1, and Kc to 0. Jam Inputs J1, J2, J3, and J4 are used to preset the first counting section and there is no last counting section. The intermediate counting section consists of three cascaded BCD decade ( 10) counters presettable by means of Jam Inputs J5 through J16.

The Mode-Select Inputs permit frequency-synthesizer channel separations of 10, 12.5, 20, 25, or 50 parts. These inputs set the maximum value of N at 9999 (when the first counting section divides by 5 or 10) or 15,999 (when the first counting section divides by 8, 4, or 2).

The three decades of the intermediate counting section can be preset to a binary 15 instead of a binary 9, while their place values are still 1, 10, and 100, multiplied by the number of the N mode. For example in the 8 mode, the number from which counting-down begins can be preset to:

  • 3rd decade: 1500
  • 2nd decade: 150
  • 1st decade: 15
  • Last counting section 1000

The total of these numbers (2665) times 8 equals 21,320. The first counting section can be preset to 7. Therefore, 21,327 is the maximum possible count in the 8 mode.

The highest count of the various modes is shown in the column entitled Extended Counter Range of Table 1. Control inputs Kb and Kc can be used to initiate and lock the counter in the "master preset" state. In this condition the flip-flops in the counter are preset in accordance with the jam inputs and the counter remains in that state as long as Kb and Kc both remain low. The counter begins to count down from the preset state when a counting mode other than the master preset mode is selected.

The counter should always be put in the master preset mode before the 5 mode is selected.

Whenever the master preset mode is used, control signals Kb=0 and Kc=0 must be applied for at least 3 full clock pulses.

After the Master Preset Mode inputs have been changed to one of the modes, the next positive-going clock transition changes an internal flip-flop so that the countdown can begin at the second positive-going clock transition. Thus, after an MP (Master Preset) mode, there is always one extra count before the output goes high. Fig. 1 illustrates a total count of 3 ( 8 mode). If the Master Preset mode is started two clock cycles or less before an output pulse, the output pulse will appear at the time due. If the Master Preset Mode is not used the counter jumps back to the "JAM" count when the output pulse appears.

A "1" on the Latch Enable input will cause the counter output to remain high once an output pulse occurs, and to remain in the high state until the latch input returns to "0". If the Latch Enable is "0", the output pulse will remain high for only 1 cycle of the clock-input signal.

As illustrated in the sample applications, this device is particularly advantageous in communication digital frequency synthesis (VHF, UHF, FM, AM, etc.) where programmable divide-by-"N" counters are an integral part of the synthesizer phase-locked-loop sub-system. The CD4059A can also be used to perform the synthesizer "Fixed Divide-by-R" counting function. It is also useful in general-purpose counters for instrumentation functions such as totalizers, production counters, and "time out" timers.

The CD4059B-series types are supplied in 24-lead dual-in-line plastic packages (E suffix), and 24-lead small-outline packages (M and M96 suffixes).

为你推荐

  • 如何利用运算放大器设计振荡电路?2023-08-09 08:08

    使用运算放大器设计振荡电路运算放大器的工作原理发明运算放大器的人绝对是天才。中间两端接上电源,当同相输入大于反相输入,右侧就会输出(接近)电源电压(Vcc),如果反过来小于同相输入,则输出0V(负电源)电压。在输出端接上灯泡,假设我想控制灯泡循环亮灭,那就需要一会输出高电平点亮,一会输出低电平熄灭。也就是我需要让左边能自动变化大小,就能实现控制灯泡。如何让电
  • 【PCB设计必备】31条布线技巧2023-08-03 08:09

    相信大家在做PCB设计时,都会发现布线这个环节必不可少,而且布线的合理性,也决定了PCB的美观度和其生产成本的高低,同时还能体现出电路性能和散热性能的好坏,以及是否可以让器件的性能达到最优等。在上篇内容中,小编主要分享了PCB线宽线距的一些设计规则,那么本篇内容,将针对PCB的布线方式,做个全面的总结给到大家,希望能够对养成良好的设计习惯有所帮助。1走线长度
  • 电动汽车直流快充方案设计【含参考设计】2023-08-03 08:08

    大功率直流充电系统架构大功率直流充电设计标准国家大功率充电标准“Chaoji”技术标准设计目标是未来可实现电动汽车充电5分钟行驶400公里。“Chaoji”技术标准主要设计参数如下:最大电压:目前1000V(可扩展到1500V);最大电流:带冷却系统500A(可扩展到600A);不带冷却系统150-200A;最大功率:900KW。大功率直流充电系统架构大功率
  • Buck电路的原理及器件选型指南2023-07-31 22:28

    Buck电路工作原理电源闭合时电压会快速增加,当断开时电压会快速减小,如果开关速度足够快的话,是不是就能把负载,控制在想要的电压值以内呢?假设12V降压到5V,也就意味着,MOS管开关需要42%时间导通,58%时间断开。当42%时间MOS管导通时,电感被充磁储能,同时对电容进行充电,给负载提供电量。当58%时间MOS管断开时,由于电感上的电流不能突变,电路通
    1740浏览量
  • 100W USB PD 3.0电源2023-07-31 22:27

    什么是PD3.0快充?PD快充协议全称“USBPowerDelivery”功率传输协议,简称为“PD协议”。2015年11月,USBPD快充迎来了大版本更新,进入到了USBPD3.0快充时代。USBPD3.0相对于USBPD2.0的变化主要有三方面:增加了对设备内置电池特性更为详细的描述;增加了通过PD通信进行设备软硬件版本识别和软件更新的功能,以及增加了数
    1240浏览量
  • 千万不要忽略PCB设计中线宽线距的重要性2023-07-31 22:27

    想要做好PCB设计,除了整体的布线布局外,线宽线距的规则也非常重要,因为线宽线距决定着电路板的性能和稳定性。所以本篇以RK3588为例,详细为大家介绍一下PCB线宽线距的通用设计规则。要注意的是,布线之前须把软件默认设置选项设置好,并打开DRC检测开关。布线建议打开5mil格点,等长时可根据情况设置1mil格点。PCB布线线宽01布线首先应满足工厂加工能力,
  • 基于STM32的300W无刷直流电机驱动方案2023-07-06 10:02

    如何驱动无刷电机?近些年,由于无刷直流电机大规模的研发和技术的逐渐成熟,已逐步成为工业用电机的发展主流。围绕降低生产成本和提高运行效率,各大厂商也提供不同型号的电机以满足不同驱动系统的需求。现阶段已经在纺织、冶金、印刷、自动化生产流水线、数控机床等工业生产方面应用。无刷直流电机的优点与局限性优点:高输出功率、小尺寸和重量、散热性好、效率高、运行速度范围宽、低
  • 上新啦!开发板仅需9.9元!2023-06-21 17:43

    上新啦!开发板仅需9.9元!
  • 参考设计 | 2KW AC/DC数字电源方案2023-06-21 17:43

    什么是数字电源?数字电源,以数字信号处理器(DSP)或微控制器(MCU)为核心,将数字电源驱动器、PWM控制器等作为控制对象,能实现控制、管理和监测功能的电源产品。它是通过设定开关电源的内部参数来改变其外特性,并在“电源控制”的基础上增加了“电源管理”。所谓电源管理是指将电源有效地分配给系统的不同组件,最大限度地降低损耗。数字电源的管理(如电源排序)必须全部
    1589浏览量
  • 千万不能小瞧的PCB半孔板2023-06-21 17:34

    PCB半孔是沿着PCB边界钻出的成排的孔,当孔被镀铜时,边缘被修剪掉,使沿边界的孔减半,让PCB的边缘看起来像电镀表面孔内有铜。模块类PCB基本上都设计有半孔,主要是方便焊接,因为模块面积小,功能需求多,所以通常半孔设计在PCB单只最边沿,在锣外形时锣去一半,只留下半边孔在PCB上。半孔板的可制造性设计最小半孔最小半孔的工艺制成能力是0.5mm,前提是孔必须
    2638浏览量