企业号介绍

全部
  • 全部
  • 产品
  • 方案
  • 文章
  • 资料
  • 企业

华秋商城

元器件现货采购/代购/选型一站式BOM配单

1.8w 内容数 99w+ 浏览量 184 粉丝

TI处理器TMS320C6418

--- 产品详情 ---

C64x 定点 DSP - 600MHz、McBSP、2 个 PCI
DSP 1 C64x
DSP MHz (Max) 600
CPU 32-/64-bit
Operating system DSP/BIOS
Rating Catalog
Operating temperature range (C) -40 to 105, 0 to 90
  • High-Performance Fixed-Point Digital Signal Processor (TMS320C6418)
    • Commercial Temperature Device
      • 1.67-ns Instruction Cycle Time
      • 600-MHz Clock Rate
      • 4800 MIPS
    • Extended Temperature Device
      • 2-ns Instruction Cycle Time
      • 500-MHz Clock Rate
      • 4000 MIPS
    • Eight 32-Bit Instructions/Cycle
    • Fully Software-Compatible With C64x?
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x? DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2? Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
  • Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2? Increased Orthogonality
  • VelociTI.2? Extensions to VelociTI? Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x? DSP Core
  • Viterbi Decoder Coprocessor (VCP)
    • Supports Over 500 7.95-Kbps AMR
    • Programmable Code Parameters
  • L1/L2 Memory Architecture
    • 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
    • 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
    • 4M-Bit (512K-Byte) L2 Unified Mapped RAM/Cache (Flexible RAM/Cache Allocation)
  • Endianess: Little Endian, Big Endian
  • 32-Bit External Memory Interface (EMIF)
    • Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
    • 512M-Byte Total Addressable External Memory Space
  • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
  • Host-Port Interface (HPI) [32-/16-Bit]
  • Two Multichannel Audio Serial Ports (McASPs) - with Six Serial Data Pins each
  • Two Inter-Integrated Circuit (I2C) Buses
    • Additional GPIO Capability
  • Two Multichannel Buffered Serial Ports
  • Three 32-Bit General-Purpose Timers
  • Sixteen General-Purpose I/O (GPIO) Pins
  • Flexible PLL Clock Generator
  • On-Chip Fundamental Oscillator
  • IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
  • 288-Pin Ball Grid Array (BGA) Package (GTS and ZTS Suffixes), 1.0-mm Ball Pitch
  • 0.13-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V I/Os, 1.4-V Internal (-600)
  • 3.3-V I/Os, 1.2-V Internal (A-500)

VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
TMS320C6000, and C6000 are trademarks of Texas Instruments.

The TMS320C64x? DSPs (including the TMS320C6418 device) are the highest-performance fixed-point DSP generation in the TMS320C6000? DSP platform. The TMS320C6418 (C6418) device is based on the second-generation high-performance, advanced VelociTI? very-long-instruction-word (VLIW) architecture (VelociTI.2?) developed by Texas Instruments (TI). The high-performance, lower-cost C6418 DSP enables customers to reduce system costs for telecom, software radio, Digital Terrestrial Television Broadcasting (DTTB), and digital Broadcast Satellite/Communication Satellite (BS/CS) applications. The C64x? is a code-compatible member of the C6000? DSP platform.

With performance of up to 4800 million instructions per second (MIPS) at a clock rate of 600 MHz, the C6418 device offers cost-effective solutions to high-performance DSP programming challenges. The C6418 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x. DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units?two multipliers for a 32-bit result and six arithmetic logic units (ALUs)?with VelociTI.2? extensions. The VelociTI.2? extensions in the eight functional units include new instructions to accelerate the performance in video and imaging applications and extend the parallelism of the VelociTI? architecture. The C6418 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. The C6418 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000? DSP platform devices.

The C6418 device has a high-performance embedded coprocessor [Viterbi Decoder Coprocessor (VCP)] that significantly speed up channel-decoding operations on-chip. The VCP operating at CPU clock divided-by-4 can decode over 500 7.95-Kbps adaptive multi-rate (AMR) [K = 9, R = 1/3] voice channels. The VCP supports constraint lengths K = 5, 6, 7, 8, and 9, rates R = 1/2, 1/3, and 1/4, and flexible polynomials, while generating hard decisions or soft decisions. Communications between the VCP and the CPU are carried out through the EDMA controller.

The C6418 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 4-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache (up to 256K bytes), or combinations of the two. The peripheral set includes: two multichannel buffered audio serial ports (McASPs); two inter-integrated circuit bus modules (I2Cs) ; two multichannel buffered serial ports (McBSPs); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a 16-pin general-purpose input/output port (GP0) with programmable interrupt/event generation modes; and a 32-bit glueless external memory interface (EMIFA), which is capable of interfacing to synchronous and asynchronous memories and peripherals.

Each McASP port supports one transmit and one receive clock zone, with six serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The C6418 has sufficient bandwidth to support all six serial data pins transmitting a 192-kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.

In addition, the McASP transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.

McASP also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.

The I2C ports on the TMS320C6418 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.

The C6418 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows? debugger interface for visibility into source code execution.

为你推荐

  • 如何利用运算放大器设计振荡电路?2023-08-09 08:08

    使用运算放大器设计振荡电路运算放大器的工作原理发明运算放大器的人绝对是天才。中间两端接上电源,当同相输入大于反相输入,右侧就会输出(接近)电源电压(Vcc),如果反过来小于同相输入,则输出0V(负电源)电压。在输出端接上灯泡,假设我想控制灯泡循环亮灭,那就需要一会输出高电平点亮,一会输出低电平熄灭。也就是我需要让左边能自动变化大小,就能实现控制灯泡。如何让电
  • 【PCB设计必备】31条布线技巧2023-08-03 08:09

    相信大家在做PCB设计时,都会发现布线这个环节必不可少,而且布线的合理性,也决定了PCB的美观度和其生产成本的高低,同时还能体现出电路性能和散热性能的好坏,以及是否可以让器件的性能达到最优等。在上篇内容中,小编主要分享了PCB线宽线距的一些设计规则,那么本篇内容,将针对PCB的布线方式,做个全面的总结给到大家,希望能够对养成良好的设计习惯有所帮助。1走线长度
  • 电动汽车直流快充方案设计【含参考设计】2023-08-03 08:08

    大功率直流充电系统架构大功率直流充电设计标准国家大功率充电标准“Chaoji”技术标准设计目标是未来可实现电动汽车充电5分钟行驶400公里。“Chaoji”技术标准主要设计参数如下:最大电压:目前1000V(可扩展到1500V);最大电流:带冷却系统500A(可扩展到600A);不带冷却系统150-200A;最大功率:900KW。大功率直流充电系统架构大功率
  • Buck电路的原理及器件选型指南2023-07-31 22:28

    Buck电路工作原理电源闭合时电压会快速增加,当断开时电压会快速减小,如果开关速度足够快的话,是不是就能把负载,控制在想要的电压值以内呢?假设12V降压到5V,也就意味着,MOS管开关需要42%时间导通,58%时间断开。当42%时间MOS管导通时,电感被充磁储能,同时对电容进行充电,给负载提供电量。当58%时间MOS管断开时,由于电感上的电流不能突变,电路通
    1790浏览量
  • 100W USB PD 3.0电源2023-07-31 22:27

    什么是PD3.0快充?PD快充协议全称“USBPowerDelivery”功率传输协议,简称为“PD协议”。2015年11月,USBPD快充迎来了大版本更新,进入到了USBPD3.0快充时代。USBPD3.0相对于USBPD2.0的变化主要有三方面:增加了对设备内置电池特性更为详细的描述;增加了通过PD通信进行设备软硬件版本识别和软件更新的功能,以及增加了数
    1311浏览量
  • 千万不要忽略PCB设计中线宽线距的重要性2023-07-31 22:27

    想要做好PCB设计,除了整体的布线布局外,线宽线距的规则也非常重要,因为线宽线距决定着电路板的性能和稳定性。所以本篇以RK3588为例,详细为大家介绍一下PCB线宽线距的通用设计规则。要注意的是,布线之前须把软件默认设置选项设置好,并打开DRC检测开关。布线建议打开5mil格点,等长时可根据情况设置1mil格点。PCB布线线宽01布线首先应满足工厂加工能力,
  • 基于STM32的300W无刷直流电机驱动方案2023-07-06 10:02

    如何驱动无刷电机?近些年,由于无刷直流电机大规模的研发和技术的逐渐成熟,已逐步成为工业用电机的发展主流。围绕降低生产成本和提高运行效率,各大厂商也提供不同型号的电机以满足不同驱动系统的需求。现阶段已经在纺织、冶金、印刷、自动化生产流水线、数控机床等工业生产方面应用。无刷直流电机的优点与局限性优点:高输出功率、小尺寸和重量、散热性好、效率高、运行速度范围宽、低
  • 上新啦!开发板仅需9.9元!2023-06-21 17:43

    上新啦!开发板仅需9.9元!
  • 参考设计 | 2KW AC/DC数字电源方案2023-06-21 17:43

    什么是数字电源?数字电源,以数字信号处理器(DSP)或微控制器(MCU)为核心,将数字电源驱动器、PWM控制器等作为控制对象,能实现控制、管理和监测功能的电源产品。它是通过设定开关电源的内部参数来改变其外特性,并在“电源控制”的基础上增加了“电源管理”。所谓电源管理是指将电源有效地分配给系统的不同组件,最大限度地降低损耗。数字电源的管理(如电源排序)必须全部
    1648浏览量
  • 千万不能小瞧的PCB半孔板2023-06-21 17:34

    PCB半孔是沿着PCB边界钻出的成排的孔,当孔被镀铜时,边缘被修剪掉,使沿边界的孔减半,让PCB的边缘看起来像电镀表面孔内有铜。模块类PCB基本上都设计有半孔,主要是方便焊接,因为模块面积小,功能需求多,所以通常半孔设计在PCB单只最边沿,在锣外形时锣去一半,只留下半边孔在PCB上。半孔板的可制造性设计最小半孔最小半孔的工艺制成能力是0.5mm,前提是孔必须
    2682浏览量