-[O.Schliebusch]Optimized ASIP Synthesis from Architecture De
资料介绍
We are presently observing a paradigm change in designing complex
SoC as it occurs roughly every twelve years due to the exponentially
increasing number of transistors on a chip. The present design discontinuity,
as all previous ones, is characterized by a move to a higher level
of abstraction. This is required to cope with the rapidly increasing design
costs. While the present paradigm change shares the move to a
higher level of abstraction with all previous ones, there exists also a key
difference.
For the first time advances in semiconductor manufacturing do not
lead to a corresponding increase in performance. At 65 nm and below
it is predicted that only a small portion of performance increase
will be attributed to shrinking geometries while the lion share is due to
innovative processor architectures. To substantiate this assertion it is
instructive to look at major drivers of the semiconductor industry: wireless
communications and multimedia. Both areas are characterized by
an exponentially increasing demand of computational power to process
the sophisticated algorithms necessary to optimally utilize the limited
resource bandwidth. The computational power cannot be provided in an
energy-efficient manner by traditional processor architectures, but only
by a massively parallel, heterogeneous architecture.
The promise of parallelism has fascinated researchers for a long time;
however, in the end the uniprocessor has prevailed. What is different this
time? In the past few years computing industry changed course when it
announced that its high performance processors would henceforth rely
on multiple cores. However, switching from sequential to modestly parallel
computing will make programming much more difficult without
rewarding this effort with dramatic improvements.
A valid question is: Why should massive parallel computing work
when modestly parallel computing is not the solution? The answer is:It will work only if one restricts the application of the multiprocessor to
a class of applications. In wireless communications the signal processing
task can be naturally partitioned and is (almost) periodic. The first
property allows to employ the powerful technique of task level parallel
processing on different computational elements. The second property
allows to temporally assign the task by an (almost) periodic scheduler,
thus avoiding the fundamental problems associated with multithreading.
The key building elements of the massively parallel SoC will be clusters
of application specific processors (ASIP) which make use of instructionlevel
parallelism, data-level parallelism and instruction fusion.
This book describes the automatic ASIP implementation from the architecture
description language LISA employing the tool suite ”Processor
Designer” of CoWare. The single most important feature of the
approach presented in this book is the efficient ASIP implementation
while preserving the full architectural design space at the same time.
This is achieved by introducing an intermediate representation between
the architectural description in LISA and the Register Transfer Level
commonly accepted as entry point for hardware implementation. The
LISA description allows to explicitly describing architectural properties
which can be exploited to perform powerful architectural optimizations.
The implementation efficiency has been demonstrated by numerous industrial
designs.
We hope that this book will be useful to the engineer and engineering
manager in industry who wants to learn about the implementation
efficiency of ASIPs by performing architectural optimizations. We also
hope that this book will be useful to academia actively engaged in this
fascinating research area.
- 089-国外技术干货:facebook_architecture
- 一种基于DE和ELM的半监督分类方法 5次下载
- 面向TTA架构ASIP设计的深度神经网络优化论文免费下载 9次下载
- DE2-115_book_all_sourcefiles 逻辑电路设计源码下载 26次下载
- ARM_Architecture_Overview 5次下载
- Synthesis_Place_&_Route 0次下载
- 基于FPGA的嵌入式ASIP软核设计与实现
- 基于FPGA 的嵌入式ASIP 软核设计与实现
- ARM Architecture Reference Manual
- Digital Frequency Synthesis Demystified 0次下载
- Synthesis And Optimization Of
- ISA System Architecture 0次下载
- USB System Architecture (USB 2
- Verilog HDL Synthesis (A Pract
- ARM Architecture Reference Man
- PLC的I/O点数是什么意思 1583次阅读
- 用DE1-SOC进行硬件加速的2D N-Body重力模拟器设计 387次阅读
- O型圈密封原理 O型圈密封压缩变形率选择 1515次阅读
- 物理约束实践:I/O约束 877次阅读
- 什么是Logic Synthesis?Synthesis的流程 1180次阅读
- Rust中的From和Into trait的基础使用方法和进阶用法 1515次阅读
- 如何在Post Synthesis工程中加入XCI文件 1083次阅读
- 源码分析从 import axios from 'axios' 的执行过程-1 1074次阅读
- 什么是I/O? 1w次阅读
- I/O单元的结构说明 简单介绍几种数字I/O单元 1.2w次阅读
- 管道管径 DE与DN区别 8800次阅读
- I/O虚拟化及Virtio接口介绍 3632次阅读
- 单片机的I/O接口电路的扩展 9366次阅读
- 基于感应器 ASIP EMI的CM1470介绍 713次阅读
- 输入输出设备I/O设备总结 3465次阅读
下载排行
本周
- 1HFSS电磁仿真设计应用详解PDF电子教程免费下载
- 24.30 MB | 126次下载 | 1 积分
- 2H桥中的电流感测
- 545.39KB | 7次下载 | 免费
- 3雷达的基本分类方法
- 1.25 MB | 4次下载 | 4 积分
- 4I3C–下一代串行通信接口
- 608.47KB | 3次下载 | 免费
- 5电感技术讲解
- 827.73 KB | 2次下载 | 免费
- 6从 MSP430™ MCU 到 MSPM0 MCU 的迁移指南
- 1.17MB | 2次下载 | 免费
- 7有源低通滤波器设计应用说明
- 1.12MB | 2次下载 | 免费
- 8RA-Eco-RA2E1-48PIN-V1.0开发板资料
- 35.59 MB | 2次下载 | 免费
本月
- 12024年工控与通信行业上游发展趋势和热点解读
- 2.61 MB | 763次下载 | 免费
- 2HFSS电磁仿真设计应用详解PDF电子教程免费下载
- 24.30 MB | 126次下载 | 1 积分
- 3继电保护原理
- 2.80 MB | 36次下载 | 免费
- 4正激、反激、推挽、全桥、半桥区别和特点
- 0.91 MB | 32次下载 | 1 积分
- 5labview实现DBC在界面加载配置
- 0.57 MB | 21次下载 | 5 积分
- 6在设计中使用MOSFET瞬态热阻抗曲线
- 1.57MB | 15次下载 | 免费
- 7GBT 4706.1-2024家用和类似用途电器的安全第1部分:通用要求
- 7.43 MB | 13次下载 | 免费
- 8PADS-3D库文件
- 2.70 MB | 10次下载 | 2 积分
总榜
- 1matlab软件下载入口
- 未知 | 935113次下载 | 10 积分
- 2开源硬件-PMP21529.1-4 开关降压/升压双向直流/直流转换器 PCB layout 设计
- 1.48MB | 420061次下载 | 10 积分
- 3Altium DXP2002下载入口
- 未知 | 233084次下载 | 10 积分
- 4电路仿真软件multisim 10.0免费下载
- 340992 | 191360次下载 | 10 积分
- 5十天学会AVR单片机与C语言视频教程 下载
- 158M | 183329次下载 | 10 积分
- 6labview8.5下载
- 未知 | 81578次下载 | 10 积分
- 7Keil工具MDK-Arm免费下载
- 0.02 MB | 73804次下载 | 10 积分
- 8LabVIEW 8.6下载
- 未知 | 65985次下载 | 10 积分
评论
查看更多