资料介绍
Low-density parity-check (LDPC) codes [1] have been
recently shown to allow communications systems to perform
close to the channel capacity limit. High data rate systems
using these codes must use dedicated hardware for LDPC
decoders. However, this hardware can be quite complex,
requiring large silicon area, and are normally power-hungry
and throughput limited. In addition, an extra challenge is to
build an efficient hardware implementation that is also flexible
for variable code rates and block sizes.
To meet these challenges, there has recently been much
work done on the study of constructions of LDPC codes with
advantages in hardware implementation. Kou, Fossorier and
Lin [2] recognized that LDPC encoding can be simplified for
codes constructed on finite geometries. Yeo et. al. [3] used the
same construction with a modified decoding schedule to
significantly reduce the decoder complexity. Zhang and Parhi
[4] and Mansour and Shanbhag [5], [6] demonstrated that the
decoder can be simplified for regular codes based on
algebraically constructed Ramanujan graphs. Hocevar [7]
showed a flexible hardware implementation of a code based on
permutation matrices.
This paper studies LDPC codes and proposes a code
construction that produces codes with properties favoring
hardware implementation along with good BER performance
with low error floors. The structure of this proposed
construction can be exploited in several ways for different
architectures supporting various degrees of flexibility and
throughput. For fully-parallel, very high throughput decoders,
these codes can reduce the amount of routing, making this a
more feasible option for blocks sizes up to 1024 bits. In
addition, these codes allow partially-serial, flexible
architectures with increased efficiency and relatilvey high
throughputs.
recently shown to allow communications systems to perform
close to the channel capacity limit. High data rate systems
using these codes must use dedicated hardware for LDPC
decoders. However, this hardware can be quite complex,
requiring large silicon area, and are normally power-hungry
and throughput limited. In addition, an extra challenge is to
build an efficient hardware implementation that is also flexible
for variable code rates and block sizes.
To meet these challenges, there has recently been much
work done on the study of constructions of LDPC codes with
advantages in hardware implementation. Kou, Fossorier and
Lin [2] recognized that LDPC encoding can be simplified for
codes constructed on finite geometries. Yeo et. al. [3] used the
same construction with a modified decoding schedule to
significantly reduce the decoder complexity. Zhang and Parhi
[4] and Mansour and Shanbhag [5], [6] demonstrated that the
decoder can be simplified for regular codes based on
algebraically constructed Ramanujan graphs. Hocevar [7]
showed a flexible hardware implementation of a code based on
permutation matrices.
This paper studies LDPC codes and proposes a code
construction that produces codes with properties favoring
hardware implementation along with good BER performance
with low error floors. The structure of this proposed
construction can be exploited in several ways for different
architectures supporting various degrees of flexibility and
throughput. For fully-parallel, very high throughput decoders,
these codes can reduce the amount of routing, making this a
more feasible option for blocks sizes up to 1024 bits. In
addition, these codes allow partially-serial, flexible
architectures with increased efficiency and relatilvey high
throughputs.
下载该资料的人也在下载
下载该资料的人还在阅读
更多 >
- 5G NR的信道编码的关键技术和与4G的对比说明 32次下载
- Fixed Point DSP Implementation
- Question of Parity Conserverti
- 基于可靠性更新的低复杂度B译码算法
- 码长连续变化的QC-LDPC码的设计
- 关于LDPC码的经典论文 0次下载
- LDPC码的并行可扩展体系结构 0次下载
- Parallel Scalable LDPC Archite 0次下载
- Low-Density Partity-Check Code 0次下载
- 实现低密度奇偶校验码的硬件结构 0次下载
- 可扩展的构架的LDPC译码 0次下载
- A Scalable Architecture for LD 0次下载
- A Parallel LSI Architecture fo 0次下载
- 使用效率内存部分并行译码器结构的QC - LDPC码 0次下载
- A Memory Efficient Partially P 0次下载
- 如何使用Polyspace Code Prover来统计堆栈 243次阅读
- VS Code和VS Codium之间的区别有哪些?你选哪个? 1043次阅读
- 低代码(Low-Code)是什么?低代码的特点有哪些? 2621次阅读
- 在嵌入式中如何利用VS Code进行远程开发呢? 567次阅读
- Code V反转镜面及系统的方法 574次阅读
- 叫你如何进行B端搭建? 397次阅读
- 基于IAR for arm9.30.1在VS Code调试仿真RA 768次阅读
- RAS(二)Intel MCA初探 1227次阅读
- VS Code 1.79发布 558次阅读
- 您需要尝试的8大 VS Code主题 3418次阅读
- 使用Visual Studio Code开发MCUXpresso工程(环境准备篇) 2216次阅读
- 将VS Code变成终极Markdown编辑器 1628次阅读
- 通过利用FPGA器件和EP1s25F672I7芯片实现LDPC码编码器的设计 1603次阅读
- Check Point宣布订立新的安全保护标准 可检测SSL加密流量却不影响正常工作 1219次阅读
- 浅谈IC设计中的slot和 density 9742次阅读
下载排行
本周
- 1电子电路原理第七版PDF电子教材免费下载
- 0.00 MB | 1490次下载 | 免费
- 2单片机典型实例介绍
- 18.19 MB | 92次下载 | 1 积分
- 3S7-200PLC编程实例详细资料
- 1.17 MB | 27次下载 | 1 积分
- 4笔记本电脑主板的元件识别和讲解说明
- 4.28 MB | 18次下载 | 4 积分
- 5开关电源原理及各功能电路详解
- 0.38 MB | 10次下载 | 免费
- 6基于AT89C2051/4051单片机编程器的实验
- 0.11 MB | 4次下载 | 免费
- 7蓝牙设备在嵌入式领域的广泛应用
- 0.63 MB | 3次下载 | 免费
- 89天练会电子电路识图
- 5.91 MB | 3次下载 | 免费
本月
- 1OrCAD10.5下载OrCAD10.5中文版软件
- 0.00 MB | 234313次下载 | 免费
- 2PADS 9.0 2009最新版 -下载
- 0.00 MB | 66304次下载 | 免费
- 3protel99下载protel99软件下载(中文版)
- 0.00 MB | 51209次下载 | 免费
- 4LabView 8.0 专业版下载 (3CD完整版)
- 0.00 MB | 51043次下载 | 免费
- 5555集成电路应用800例(新编版)
- 0.00 MB | 33562次下载 | 免费
- 6接口电路图大全
- 未知 | 30320次下载 | 免费
- 7Multisim 10下载Multisim 10 中文版
- 0.00 MB | 28588次下载 | 免费
- 8开关电源设计实例指南
- 未知 | 21539次下载 | 免费
总榜
- 1matlab软件下载入口
- 未知 | 935053次下载 | 免费
- 2protel99se软件下载(可英文版转中文版)
- 78.1 MB | 537791次下载 | 免费
- 3MATLAB 7.1 下载 (含软件介绍)
- 未知 | 420026次下载 | 免费
- 4OrCAD10.5下载OrCAD10.5中文版软件
- 0.00 MB | 234313次下载 | 免费
- 5Altium DXP2002下载入口
- 未知 | 233045次下载 | 免费
- 6电路仿真软件multisim 10.0免费下载
- 340992 | 191183次下载 | 免费
- 7十天学会AVR单片机与C语言视频教程 下载
- 158M | 183277次下载 | 免费
- 8proe5.0野火版下载(中文版免费下载)
- 未知 | 138039次下载 | 免费
评论
查看更多