资料介绍
MM74HC160 Synchronous
Decade Counter with Asynchronous Clear
MM54HC161/MM74HC161 Synchronous
Binary Counter with Asynchronous Clear
MM54HC162/MM74HC162 Synchronous
Decade Counter with Synchronous Clear
MM54HC163/MM74HC163 Synchronous
Binary Counter with Synchronous Clear
General Description
The MM54HC160/MM74HC160, MM54HC161/
MM74HC161, MM54HC162/MM74HC162, and
MM54HC163/MM74HC163 synchronous presettable counters
utilize advanced silicon-gate CMOS technology and internal
look-ahead carry logic for use in high speed counting
applications. They offer the high noise immunity and low
power consumption inherent to CMOS with speeds similar
to low power Schottky TTL. The 'HC160 and the 'HC162 are
4 bit decade counters, and the 'HC161 and the 'HC163 are
4 bit binary counters. All flip-flops are clocked simultaneously
on the low to high transition (positive edge) of the CLOCK
input waveform.
These counters may be preset using the LOAD input. Presetting
of all four flip-flops is synchronous to the rising edge
of CLOCK. When LOAD is held low counting is disabled and
the data on the A, B, C, and D inputs is loaded into the
counter on the rising edge of CLOCK. If the load input is
taken high before the positive edge of CLOCK the count
operation will be unaffected.
All of these counters may be cleared by utilizing the CLEAR
input. The clear function on the MM54HC162/MM74HC162
and MM54HC163/MM74HC163 counters are synchronous
to the clock. That is, the counters are cleared on the positive
edge of CLOCK while the clear input is held low.
The MM54HC160/MM74HC160 and MM54HC161/
MM74HC161 counters are cleared asynchronously. When
the CLEAR is taken low the counter is cleared immediately
regardless of the CLOCK.
Two active high enable inputs (ENP and ENT) and a RIPPLE
CARRY (RC) output are provided to enable easy cascading
of counters. Both ENABLE inputs must be high to
count. The ENT input also enables the RC output. When
enabled, the RC outputs a positive pulse when the counter
overflows. This pulse is approximately equal in duration to
the high level portion of the QA output. The RC output is fed
to successive cascaded stages to facilitate easy implementation
of N-bit counters.
All inputs are protected from damage due to static discharge
by diodes to VCC and ground.
Decade Counter with Asynchronous Clear
MM54HC161/MM74HC161 Synchronous
Binary Counter with Asynchronous Clear
MM54HC162/MM74HC162 Synchronous
Decade Counter with Synchronous Clear
MM54HC163/MM74HC163 Synchronous
Binary Counter with Synchronous Clear
General Description
The MM54HC160/MM74HC160, MM54HC161/
MM74HC161, MM54HC162/MM74HC162, and
MM54HC163/MM74HC163 synchronous presettable counters
utilize advanced silicon-gate CMOS technology and internal
look-ahead carry logic for use in high speed counting
applications. They offer the high noise immunity and low
power consumption inherent to CMOS with speeds similar
to low power Schottky TTL. The 'HC160 and the 'HC162 are
4 bit decade counters, and the 'HC161 and the 'HC163 are
4 bit binary counters. All flip-flops are clocked simultaneously
on the low to high transition (positive edge) of the CLOCK
input waveform.
These counters may be preset using the LOAD input. Presetting
of all four flip-flops is synchronous to the rising edge
of CLOCK. When LOAD is held low counting is disabled and
the data on the A, B, C, and D inputs is loaded into the
counter on the rising edge of CLOCK. If the load input is
taken high before the positive edge of CLOCK the count
operation will be unaffected.
All of these counters may be cleared by utilizing the CLEAR
input. The clear function on the MM54HC162/MM74HC162
and MM54HC163/MM74HC163 counters are synchronous
to the clock. That is, the counters are cleared on the positive
edge of CLOCK while the clear input is held low.
The MM54HC160/MM74HC160 and MM54HC161/
MM74HC161 counters are cleared asynchronously. When
the CLEAR is taken low the counter is cleared immediately
regardless of the CLOCK.
Two active high enable inputs (ENP and ENT) and a RIPPLE
CARRY (RC) output are provided to enable easy cascading
of counters. Both ENABLE inputs must be high to
count. The ENT input also enables the RC output. When
enabled, the RC outputs a positive pulse when the counter
overflows. This pulse is approximately equal in duration to
the high level portion of the QA output. The RC output is fed
to successive cascaded stages to facilitate easy implementation
of N-bit counters.
All inputs are protected from damage due to static discharge
by diodes to VCC and ground.
下载该资料的人也在下载
下载该资料的人还在阅读
更多 >
- 高速CMOS逻辑预置计数器CD54/74HC161 CD54/74HCT161 CD54/74HC163 CD54/74HCT163数据表
- 4位同步二进制计数器SN54HC163 SN74HC163 数据表
- HD74HC160/HD74HC161/HD74HC162/HD74HC163 数据表
- HD74HC160/HD74HC161/HD74HC162/HD74HC163 数据表
- 74HC163英文手册 1次下载
- TC74HC240,TC74HC244/TC74HC241
- 74LS163A pdf datasheet
- 74HC4040 pdf datasheet
- 74HC4050 pdf datasheet
- 74HC4049 pdf datasheet
- 74HC367 pdf datasheet
- 74HC366 pdf datasheet
- 74HC356 pdf datasheet
- 74HC161 pdf datasheet
- 74HC74A pdf datasheet
- 74hc573怎么使用 74hc573可以仿真吗 1.6w次阅读
- 74HC154的简单介绍 74hc154应用电路图分析 2.2w次阅读
- 74ls161与74ls163有什么区别 5.8w次阅读
- 74ls163中文资料汇总(74ls163引脚图及功能_内部结构图及应用电路) 13.4w次阅读
- 74ls04和74hc04有什么区别_74ls04/74hc04简介 2.7w次阅读
- 电源芯片74HC4953引脚功能(74HC4953内部结构及封装) 4.4w次阅读
- 74hc138中文资料详细(74hc138引脚图及功能表_封装真值表及应用电路图) 28.9w次阅读
- 74hc165级联用法(74hc165级联电路图及程序) 5w次阅读
- 74hc165使用方法(74hc165功能_内部结构图_时序图) 5.2w次阅读
- 74hc165中文资料详细(74hc165工作原理_引脚图及功能_应用电路_逻辑图) 19.6w次阅读
- 基于74HC138的简单解析 1.4w次阅读
- 74hc165和74hc164有何不同_74hc165和74hc164区别 3.1w次阅读
- 74hc244的功能及封装尺寸图 2.4w次阅读
- 74HC04和74HC14的具体区别详解 9.4w次阅读
- 74hc138和74ls138的区别 4.6w次阅读
下载排行
本周
- 1开关电源设计原理手册
- 1.83 MB | 4次下载 | 免费
- 2PL4807单节锂离子电池充电器中文手册
- 1.36 MB | 2次下载 | 免费
- 3智能小车proteus仿真+C源程序
- 0.02 MB | 1次下载 | 免费
- 4FS5080E 5V升压充电两串锂电池充电管理IC中文手册
- 8.45 MB | 1次下载 | 免费
- 5HT2120两节锂电池保护板电路
- 0.22 MB | 1次下载 | 免费
- 6TMR技术在电流传感器中的应用
- 616.47 KB | 1次下载 | 免费
- 7OPAx320x精密CMOS运算放大器
- 2.22MB | 1次下载 | 免费
- 8BQ77207EVM用户指南
- 865.23KB | 1次下载 | 免费
本月
- 1XL4015+LM358恒压恒流电路图
- 0.38 MB | 155次下载 | 1 积分
- 2PCB布线和布局电路设计规则
- 0.40 MB | 46次下载 | 免费
- 3GB/T4706.1-2024 家用和类似用途电器的安全第1部分:通用要求
- 7.43 MB | 14次下载 | 1 积分
- 4智能门锁原理图
- 0.39 MB | 13次下载 | 免费
- 5JESD79-5C_v1.30-2024 内存技术规范
- 2.71 MB | 10次下载 | 免费
- 6elmo直线电机驱动调试细则
- 4.76 MB | 9次下载 | 6 积分
- 7WIFI智能音箱原理图完整版
- 0.09 MB | 7次下载 | 10 积分
- 8PC1013三合一快充数据线充电芯片介绍
- 1.03 MB | 7次下载 | 免费
总榜
- 1matlab软件下载入口
- 未知 | 935115次下载 | 10 积分
- 2开源硬件-PMP21529.1-4 开关降压/升压双向直流/直流转换器 PCB layout 设计
- 1.48MB | 420061次下载 | 10 积分
- 3Altium DXP2002下载入口
- 未知 | 233084次下载 | 10 积分
- 4电路仿真软件multisim 10.0免费下载
- 340992 | 191367次下载 | 10 积分
- 5十天学会AVR单片机与C语言视频教程 下载
- 158M | 183333次下载 | 10 积分
- 6labview8.5下载
- 未知 | 81581次下载 | 10 积分
- 7Keil工具MDK-Arm免费下载
- 0.02 MB | 73806次下载 | 10 积分
- 8LabVIEW 8.6下载
- 未知 | 65985次下载 | 10 积分
评论
查看更多