资料介绍
54LS138/DM54LS138/DM74LS138,
54LS139/DM54LS139/DM74LS139
Decoders/Demultiplexers
General Description
These Schottky-clamped circuits are designed to be used in
high-performance memory-decoding or data-routing applications,
requiring very short propagation delay times. In
high-performance memory systems these decoders can be
used to minimize the effects of system decoding. When
used with high-speed memories, the delay times of these
decoders are usually less than the typical access time of the
memory. This means that the effective system delay introduced
by the decoder is negligible.
The LS138 decodes one-of-eight lines, based upon the conditions
at the three binary select inputs and the three enable
inputs. Two active-low and one active-high enable inputs
reduce the need for external gates or inverters when expanding.
A 24-line decoder can be implemented with no external
inverters, and a 32-line decoder requires only one
inverter. An enable input can be used as a data input for
demultiplexing applications.
The LS139 comprises two separate two-line-to-four-line decoders
in a single package. The active-low enable input can
be used as a data line in demultiplexing applications.
All of these decoders/demultiplexers feature fully buffered
inputs, presenting only one normalized load to its driving
circuit. All inputs are clamped with high-performance
Schottky diodes to suppress line-ringing and simplify system
design.
Features
Y Designed specifically for high speed:
Memory decoders
Data transmission systems
Y LS138 3-to-8-line decoders incorporates 3 enable inputs
to simplify cascading and/or data reception
Y LS139 contains two fully independent 2-to-4-line decoders/
demultiplexers
Y Schottky clamped for high performance
Y Typical propagation delay (3 levels of logic)
LS138 21 ns
LS139 21 ns
Y Typical power dissipation
LS138 32 mW
LS139 34 mW
Y Alternate Military/Aerospace devices (54LS138,
54LS139) are available. Contact a National Semiconductor
Sales Office/Distributor for specifications.
54LS139/DM54LS139/DM74LS139
Decoders/Demultiplexers
General Description
These Schottky-clamped circuits are designed to be used in
high-performance memory-decoding or data-routing applications,
requiring very short propagation delay times. In
high-performance memory systems these decoders can be
used to minimize the effects of system decoding. When
used with high-speed memories, the delay times of these
decoders are usually less than the typical access time of the
memory. This means that the effective system delay introduced
by the decoder is negligible.
The LS138 decodes one-of-eight lines, based upon the conditions
at the three binary select inputs and the three enable
inputs. Two active-low and one active-high enable inputs
reduce the need for external gates or inverters when expanding.
A 24-line decoder can be implemented with no external
inverters, and a 32-line decoder requires only one
inverter. An enable input can be used as a data input for
demultiplexing applications.
The LS139 comprises two separate two-line-to-four-line decoders
in a single package. The active-low enable input can
be used as a data line in demultiplexing applications.
All of these decoders/demultiplexers feature fully buffered
inputs, presenting only one normalized load to its driving
circuit. All inputs are clamped with high-performance
Schottky diodes to suppress line-ringing and simplify system
design.
Features
Y Designed specifically for high speed:
Memory decoders
Data transmission systems
Y LS138 3-to-8-line decoders incorporates 3 enable inputs
to simplify cascading and/or data reception
Y LS139 contains two fully independent 2-to-4-line decoders/
demultiplexers
Y Schottky clamped for high performance
Y Typical propagation delay (3 levels of logic)
LS138 21 ns
LS139 21 ns
Y Typical power dissipation
LS138 32 mW
LS139 34 mW
Y Alternate Military/Aerospace devices (54LS138,
54LS139) are available. Contact a National Semiconductor
Sales Office/Distributor for specifications.
下载该资料的人也在下载
下载该资料的人还在阅读
更多 >
- 基于AT89C51单片机74LS138译码器应用Proteus仿真及程序 1次下载
- 基于8051的Proteus仿真-74LS138译码器应用 43次下载
- 51单片机:74LS138译码实验
- 74LS138高速的硅栅CMOS器件芯片学习参考手册 14次下载
- 74LS138译码器的Multisim仿真实例电路图免费下载 189次下载
- 74LS138译码器的应用程序和电路图免费下载 15次下载
- 74LS138译码器应用的仿真电路图免费下载 51次下载
- 74ls138中文资料免费下载 50次下载
- 74LS138英文手册 20次下载
- 74LS138 英版数据手册 0次下载
- 74LS138 36次下载
- 74ls138真值表_74ls138功能表 0次下载
- 74LS138译码器应用--基于8051+Proteus仿真
- 74LS139/54LS139 pdf datasheet
- 74LS138中文资料pdf
- 利用74LS138实现逻辑函数式Y的逻辑功能 2w次阅读
- 74LS138译码器实现流水灯的控制 6404次阅读
- 74hc138组成16线译码器的做法介绍 浅析74hc138译码器16线做法 2.1w次阅读
- 如何用74HC138译码器设计一个全加器? 详解74HC138设计全加器电路 11.5w次阅读
- 74hc138电路图汇总分析 74hc138在电路中的作用 2.8w次阅读
- 74LS00逻辑功能测试 6.2w次阅读
- 74ls138译码器的级联电路分析 8.7w次阅读
- 74ls138工作原理详解(引脚图及功能_参数_逻辑功能及应用电路) 84.6w次阅读
- 基于2片74LS138的单片机I/O口扩展分析 6941次阅读
- 用74ls138实现一位全减器 23.6w次阅读
- 用74ls138实现2位二进制乘法器 7.9w次阅读
- 用74ls138设计全加器 14.9w次阅读
- 74ls138和74ls20设计的三人表决器 10w次阅读
- 74ls138驱动数码管显示设计 3.6w次阅读
- 74hc138和74ls138的区别 4.6w次阅读
下载排行
本周
- 1TC358743XBG评估板参考手册
- 1.36 MB | 330次下载 | 免费
- 2开关电源基础知识
- 5.73 MB | 11次下载 | 免费
- 3嵌入式linux-聊天程序设计
- 0.60 MB | 3次下载 | 免费
- 4DIY动手组装LED电子显示屏
- 0.98 MB | 3次下载 | 免费
- 5基于FPGA的C8051F单片机开发板设计
- 0.70 MB | 2次下载 | 免费
- 651单片机窗帘控制器仿真程序
- 1.93 MB | 2次下载 | 免费
- 751单片机PM2.5检测系统程序
- 0.83 MB | 2次下载 | 免费
- 8基于51单片机的RGB调色灯程序仿真
- 0.86 MB | 2次下载 | 免费
本月
- 1OrCAD10.5下载OrCAD10.5中文版软件
- 0.00 MB | 234315次下载 | 免费
- 2555集成电路应用800例(新编版)
- 0.00 MB | 33566次下载 | 免费
- 3接口电路图大全
- 未知 | 30323次下载 | 免费
- 4开关电源设计实例指南
- 未知 | 21549次下载 | 免费
- 5电气工程师手册免费下载(新编第二版pdf电子书)
- 0.00 MB | 15349次下载 | 免费
- 6数字电路基础pdf(下载)
- 未知 | 13750次下载 | 免费
- 7电子制作实例集锦 下载
- 未知 | 8113次下载 | 免费
- 8《LED驱动电路设计》 温德尔著
- 0.00 MB | 6656次下载 | 免费
总榜
- 1matlab软件下载入口
- 未知 | 935054次下载 | 免费
- 2protel99se软件下载(可英文版转中文版)
- 78.1 MB | 537798次下载 | 免费
- 3MATLAB 7.1 下载 (含软件介绍)
- 未知 | 420027次下载 | 免费
- 4OrCAD10.5下载OrCAD10.5中文版软件
- 0.00 MB | 234315次下载 | 免费
- 5Altium DXP2002下载入口
- 未知 | 233046次下载 | 免费
- 6电路仿真软件multisim 10.0免费下载
- 340992 | 191186次下载 | 免费
- 7十天学会AVR单片机与C语言视频教程 下载
- 158M | 183279次下载 | 免费
- 8proe5.0野火版下载(中文版免费下载)
- 未知 | 138040次下载 | 免费
评论
查看更多