电子发烧友App

硬声App

0
  • 聊天消息
  • 系统消息
  • 评论与回复
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心

完善资料让更多小伙伴认识你,还能领取20积分哦,立即完善>

3天内不再提示
电子发烧友网>电子资料下载>IC datasheet pdf>74F194 pdf,74F194 datasheet

74F194 pdf,74F194 datasheet

2008-09-08 | rar | 666 | 次下载 | 2积分

资料介绍

74F194 4-bit bidirectional universal shift register
The functional characteristics of the 74F194 4-Bit Bidirectional Shift
Register are indicated in the Logic Diagram and Function Table. The
register is fully synchronous, with all operations taking place in less
than 9ns (typical) for 74F, making the device especially useful for
implementing very high speed CPUs, or for memory buffer registers.
The 74F194 design has special logic features which increase the
range of application. The synchronous operation of the device is
determined by two Mode Select inputs, S0 and S1. As shown in the
Mode Select-Function Table, data can be entered and shifted from
left to right (shift right, Q0"Q1, etc.), or right to left (shift left,
Q3"Q2, etc.), or parallel data can be entered, loading all 4 bits of
the register simultaneously. When both S0 and S1 are Low, existing
data is retained in a hold (do nothing) mode. The first and last
stages provide D-type Serial Data inputs (DSR, DSL) to allow
multistage shift right or shift left data transfers without interfering
with parallel load operation. Mode Select and data inputs on the
74F194 are edge-triggered, responding only to the Low-to-High
transition of the Clock (CP). Therefore, the only timing restriction is
that the Mode Select and selected data inputs must be stable one
setup time prior to the Low-to-High transition of the clock pulse.
Signals on the Mode Select, Parallel Data (D0–D3) and Serial Data
(DSR, DSL) can change when the clock is in either state, provided
only the recommended setup and hold times, with respect to the
clock rising edge, are observed. The four Parallel Data inputs
(D0–D3) are D-type inputs. Data appearing on (D0–D3) inputs when
S0 and S1 are High is transferred to the Q0–Q3 outputs
respectively, following the next Low-to-High transition of the clock.
When Low, the asynchronous Master Reset (MR) overrides all other
input conditions and forces the Q outputs Low.

下载该资料的人也在下载 下载该资料的人还在阅读
更多 >

评论

查看更多

下载排行

本周

  1. 1华为硬件工程师手册目前最全版本
  2. 1.02 MB   |  7次下载  |  2 积分
  3. 2STM32单片机无人机设计
  4. 8.81 MB   |  2次下载  |  免费
  5. 3TTL通往RS232神奇之黑盒(一)(可下载)
  6. 515.72 KB  |  2次下载  |  免费
  7. 4TP4336 线性充电,同步升压1A 同步移动电源解决方案
  8. 764.17 KB  |  1次下载  |  免费
  9. 5直流有刷电机驱动PCB设计注意事项讲解(可下载)
  10. 1.01 MB  |  1次下载  |  免费
  11. 6晶体谐振器的工作原理
  12. 736.44 KB  |  1次下载  |  免费
  13. 7LLC的死区时间对DS波形的影响(可下载)
  14. 675.86 KB  |  1次下载  |  免费
  15. 8电子产品设计与调试
  16. 14.66 MB   |  次下载  |  8 积分

本月

  1. 1STM32CubeMX用于STM32配置和初始化C代码生成
  2. 21.90 MB   |  631次下载  |  免费
  3. 2STM32开发板教程之STM32开发指南免费下载
  4. 24.88 MB   |  176次下载  |  3 积分
  5. 3EN60335-1安规标准 中文版本
  6. 1.86 MB   |  53次下载  |  1 积分
  7. 4OAH0428最新规格书(中文)
  8. 2.52 MB   |  28次下载  |  10 积分
  9. 5UHV系列雷电冲击电压发生器试验装置详细说明使用
  10. 1.07 MB   |  17次下载  |  免费
  11. 6介绍一些常用的电子元器件
  12. 3.20 MB   |  8次下载  |  免费
  13. 7麻将机升降电路
  14. 0.12 MB   |  7次下载  |  1 积分
  15. 8华为硬件工程师手册目前最全版本
  16. 1.02 MB   |  7次下载  |  2 积分

总榜

  1. 1matlab软件下载入口
  2. 未知  |  935124次下载  |  10 积分
  3. 2开源硬件-PMP21529.1-4 开关降压/升压双向直流/直流转换器 PCB layout 设计
  4. 1.48MB  |  420063次下载  |  10 积分
  5. 3Altium DXP2002下载入口
  6. 未知  |  233088次下载  |  10 积分
  7. 4电路仿真软件multisim 10.0免费下载
  8. 340992  |  191371次下载  |  10 积分
  9. 5十天学会AVR单片机与C语言视频教程 下载
  10. 158M  |  183336次下载  |  10 积分
  11. 6labview8.5下载
  12. 未知  |  81583次下载  |  10 积分
  13. 7Keil工具MDK-Arm免费下载
  14. 0.02 MB  |  73814次下载  |  10 积分
  15. 8LabVIEW 8.6下载
  16. 未知  |  65988次下载  |  10 积分