资料介绍
ABSTRACT
Frequency synthesizers are used in a large number of time
division multiplexed (TDMA) and frequency hopping wireless
applications where quickly attaining frequency lock is
critical. A new frequency synthesizer is described which employs
a scheme for reducing lock time by a factor of two
using a conventional phase locked loop architecture. Faster
lock is attained by shifting the loop filter's zero and pole
corner frequencies while maintaining the PLL's gain/phase
margin characteristics.
INTRODUCTION
RF system designers of TDMA based cellular systems, such
as PHS, GSM and IS-54, need local oscillator (L.O.) or frequency
synthesizer blocks capable of tuning to a new channel
within a small fraction of each time slot. The suppression
of reference spurs and phase noise is also critical for
these modern digital standards. Base station and data
transmission applications are now striving to utilize all the
time slots available in each frame using a single synthesizer.
This push towards a ``zero blind slot'' solution has put stringent
demands upon the radio frontend's L.O. section.
The communication systems channel spacing determines
the upper bound for the synthesizer's frequency resolution
and loop filter bandwidth. More closely spaced channels
dictate that the synthesizer's frequency resolution be finer,
which in turn means the loop makes frequency corrections
less often. A wider loop filter bandwidth would make it easier
to attain lock within a given time constraint, but the price
paid is less attenuation of the reference frequency sidebands
and a higher integrated phase noise for the locked
condition. An examination of the equations which govern
the responsiveness of a closed loop system will provide
some solutions to this dilemma.
Frequency synthesizers are used in a large number of time
division multiplexed (TDMA) and frequency hopping wireless
applications where quickly attaining frequency lock is
critical. A new frequency synthesizer is described which employs
a scheme for reducing lock time by a factor of two
using a conventional phase locked loop architecture. Faster
lock is attained by shifting the loop filter's zero and pole
corner frequencies while maintaining the PLL's gain/phase
margin characteristics.
INTRODUCTION
RF system designers of TDMA based cellular systems, such
as PHS, GSM and IS-54, need local oscillator (L.O.) or frequency
synthesizer blocks capable of tuning to a new channel
within a small fraction of each time slot. The suppression
of reference spurs and phase noise is also critical for
these modern digital standards. Base station and data
transmission applications are now striving to utilize all the
time slots available in each frame using a single synthesizer.
This push towards a ``zero blind slot'' solution has put stringent
demands upon the radio frontend's L.O. section.
The communication systems channel spacing determines
the upper bound for the synthesizer's frequency resolution
and loop filter bandwidth. More closely spaced channels
dictate that the synthesizer's frequency resolution be finer,
which in turn means the loop makes frequency corrections
less often. A wider loop filter bandwidth would make it easier
to attain lock within a given time constraint, but the price
paid is less attenuation of the reference frequency sidebands
and a higher integrated phase noise for the locked
condition. An examination of the equations which govern
the responsiveness of a closed loop system will provide
some solutions to this dilemma.
下载该资料的人也在下载
下载该资料的人还在阅读
更多 >
- 基于ADF4111的锁相环频率合成器设计
- ADF4150HV锁相环频率合成器UG-406评估板
- UG-686:ADF4155锁相环频率合成器评估板
- UG-1087:用于锁相环的ADF5356频率合成器评估
- UG-383:用于锁相环的ADF4159频率合成器评估
- UG-802:用于锁相环的ADF5355频率合成器评估
- UG-369:ADF4151锁相环频率合成器评估板
- CN-0369:低相位噪声的转换锁相环频率合成器
- 锁相环频率合成器和分立式频率合成器的详细对比
- 基于ADF4111的锁相环频率合成器设计 81次下载
- 锁相环频率合成器关键指标和优化方法 117次下载
- 锁相环MC14046构成的新型频率合成器 169次下载
- 射频锁相频率合成器的设计与仿真 101次下载
- 锁相环频率合成器:相位噪声问题和宽带循环 0次下载
- 锁相环频率合成器-ad9850激励
- 关于相位锁定环(PLL)频率合成器的设计和分析 1219次阅读
- 改善分数分频锁相环合成器中的整数边界杂散状况 1095次阅读
- 集成压控振荡器的宽带锁相环能否取代分立式解决方案 1238次阅读
- 锁相环PLL的基础知识 4646次阅读
- 驱动高压锁相环频率合成器电路的VCO 2291次阅读
- 基于锁相环(PLL)的频率合成器设计 3838次阅读
- 基于DDS和双锁相环频率合成器实现双环数字调谐系统的设计 3837次阅读
- 双环集成锁相环频率合成器MBl5U36的性能特点及典型应用分析 5822次阅读
- 基于集成锁相环频率合成芯片PE3236实现锁相式频率合成器的设计 4569次阅读
- 锁相环频率合成器专用芯片MC145152-2的设计及应用 3903次阅读
- 频率合成器MBl5U36的结构性能及应用分析 2521次阅读
- 基于单片集成锁相环路芯片CX72300实现宽频带低噪声频率合成器的设计 2985次阅读
- 基于锁相环频率合成器的关于合成器的简要概述 4564次阅读
- 基于ADF4106的锁相环频率器研究与设计 1903次阅读
- 基于DDS芯片和集成锁相芯片构成的宽频合成器设计 2674次阅读
下载排行
本周
- 1电子电路原理第七版PDF电子教材免费下载
- 0.00 MB | 1490次下载 | 免费
- 2单片机典型实例介绍
- 18.19 MB | 92次下载 | 1 积分
- 3S7-200PLC编程实例详细资料
- 1.17 MB | 27次下载 | 1 积分
- 4笔记本电脑主板的元件识别和讲解说明
- 4.28 MB | 18次下载 | 4 积分
- 5开关电源原理及各功能电路详解
- 0.38 MB | 10次下载 | 免费
- 6基于AT89C2051/4051单片机编程器的实验
- 0.11 MB | 4次下载 | 免费
- 7蓝牙设备在嵌入式领域的广泛应用
- 0.63 MB | 3次下载 | 免费
- 89天练会电子电路识图
- 5.91 MB | 3次下载 | 免费
本月
- 1OrCAD10.5下载OrCAD10.5中文版软件
- 0.00 MB | 234313次下载 | 免费
- 2PADS 9.0 2009最新版 -下载
- 0.00 MB | 66304次下载 | 免费
- 3protel99下载protel99软件下载(中文版)
- 0.00 MB | 51209次下载 | 免费
- 4LabView 8.0 专业版下载 (3CD完整版)
- 0.00 MB | 51043次下载 | 免费
- 5555集成电路应用800例(新编版)
- 0.00 MB | 33562次下载 | 免费
- 6接口电路图大全
- 未知 | 30320次下载 | 免费
- 7Multisim 10下载Multisim 10 中文版
- 0.00 MB | 28588次下载 | 免费
- 8开关电源设计实例指南
- 未知 | 21539次下载 | 免费
总榜
- 1matlab软件下载入口
- 未知 | 935053次下载 | 免费
- 2protel99se软件下载(可英文版转中文版)
- 78.1 MB | 537791次下载 | 免费
- 3MATLAB 7.1 下载 (含软件介绍)
- 未知 | 420026次下载 | 免费
- 4OrCAD10.5下载OrCAD10.5中文版软件
- 0.00 MB | 234313次下载 | 免费
- 5Altium DXP2002下载入口
- 未知 | 233045次下载 | 免费
- 6电路仿真软件multisim 10.0免费下载
- 340992 | 191183次下载 | 免费
- 7十天学会AVR单片机与C语言视频教程 下载
- 158M | 183277次下载 | 免费
- 8proe5.0野火版下载(中文版免费下载)
- 未知 | 138039次下载 | 免费
评论
查看更多